mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/herbert/cryptodev-2.6.git
synced 2026-04-27 03:49:57 -04:00
The DT of_device.h and of_platform.h date back to the separate of_platform_bus_type before it as merged into the regular platform bus. As part of that merge prepping Arm DT support 13 years ago, they "temporarily" include each other. They also include platform_device.h and of.h. As a result, there's a pretty much random mix of those include files used throughout the tree. In order to detangle these headers and replace the implicit includes with struct declarations, users need to explicitly include the correct includes. Signed-off-by: Rob Herring <robh@kernel.org> Reviewed-by: Damien Le Moal <dlemoal@kernel.org> Acked-by: Steen Hegelund <Steen.Hegelund@microchip.com> Link: https://lore.kernel.org/r/20230714174939.4063667-1-robh@kernel.org Signed-off-by: Philipp Zabel <p.zabel@pengutronix.de>
223 lines
5.5 KiB
C
223 lines
5.5 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* Hisilicon Hi6220 reset controller driver
|
|
*
|
|
* Copyright (c) 2016 Linaro Limited.
|
|
* Copyright (c) 2015-2016 HiSilicon Limited.
|
|
*
|
|
* Author: Feng Chen <puck.chen@hisilicon.com>
|
|
*/
|
|
|
|
#include <linux/io.h>
|
|
#include <linux/init.h>
|
|
#include <linux/module.h>
|
|
#include <linux/bitops.h>
|
|
#include <linux/of.h>
|
|
#include <linux/regmap.h>
|
|
#include <linux/mfd/syscon.h>
|
|
#include <linux/reset-controller.h>
|
|
#include <linux/reset.h>
|
|
#include <linux/platform_device.h>
|
|
|
|
#define PERIPH_ASSERT_OFFSET 0x300
|
|
#define PERIPH_DEASSERT_OFFSET 0x304
|
|
#define PERIPH_MAX_INDEX 0x509
|
|
|
|
#define SC_MEDIA_RSTEN 0x052C
|
|
#define SC_MEDIA_RSTDIS 0x0530
|
|
#define MEDIA_MAX_INDEX 8
|
|
|
|
#define to_reset_data(x) container_of(x, struct hi6220_reset_data, rc_dev)
|
|
|
|
enum hi6220_reset_ctrl_type {
|
|
PERIPHERAL,
|
|
MEDIA,
|
|
AO,
|
|
};
|
|
|
|
struct hi6220_reset_data {
|
|
struct reset_controller_dev rc_dev;
|
|
struct regmap *regmap;
|
|
};
|
|
|
|
static int hi6220_peripheral_assert(struct reset_controller_dev *rc_dev,
|
|
unsigned long idx)
|
|
{
|
|
struct hi6220_reset_data *data = to_reset_data(rc_dev);
|
|
struct regmap *regmap = data->regmap;
|
|
u32 bank = idx >> 8;
|
|
u32 offset = idx & 0xff;
|
|
u32 reg = PERIPH_ASSERT_OFFSET + bank * 0x10;
|
|
|
|
return regmap_write(regmap, reg, BIT(offset));
|
|
}
|
|
|
|
static int hi6220_peripheral_deassert(struct reset_controller_dev *rc_dev,
|
|
unsigned long idx)
|
|
{
|
|
struct hi6220_reset_data *data = to_reset_data(rc_dev);
|
|
struct regmap *regmap = data->regmap;
|
|
u32 bank = idx >> 8;
|
|
u32 offset = idx & 0xff;
|
|
u32 reg = PERIPH_DEASSERT_OFFSET + bank * 0x10;
|
|
|
|
return regmap_write(regmap, reg, BIT(offset));
|
|
}
|
|
|
|
static const struct reset_control_ops hi6220_peripheral_reset_ops = {
|
|
.assert = hi6220_peripheral_assert,
|
|
.deassert = hi6220_peripheral_deassert,
|
|
};
|
|
|
|
static int hi6220_media_assert(struct reset_controller_dev *rc_dev,
|
|
unsigned long idx)
|
|
{
|
|
struct hi6220_reset_data *data = to_reset_data(rc_dev);
|
|
struct regmap *regmap = data->regmap;
|
|
|
|
return regmap_write(regmap, SC_MEDIA_RSTEN, BIT(idx));
|
|
}
|
|
|
|
static int hi6220_media_deassert(struct reset_controller_dev *rc_dev,
|
|
unsigned long idx)
|
|
{
|
|
struct hi6220_reset_data *data = to_reset_data(rc_dev);
|
|
struct regmap *regmap = data->regmap;
|
|
|
|
return regmap_write(regmap, SC_MEDIA_RSTDIS, BIT(idx));
|
|
}
|
|
|
|
static const struct reset_control_ops hi6220_media_reset_ops = {
|
|
.assert = hi6220_media_assert,
|
|
.deassert = hi6220_media_deassert,
|
|
};
|
|
|
|
#define AO_SCTRL_SC_PW_CLKEN0 0x800
|
|
#define AO_SCTRL_SC_PW_CLKDIS0 0x804
|
|
|
|
#define AO_SCTRL_SC_PW_RSTEN0 0x810
|
|
#define AO_SCTRL_SC_PW_RSTDIS0 0x814
|
|
|
|
#define AO_SCTRL_SC_PW_ISOEN0 0x820
|
|
#define AO_SCTRL_SC_PW_ISODIS0 0x824
|
|
#define AO_MAX_INDEX 12
|
|
|
|
static int hi6220_ao_assert(struct reset_controller_dev *rc_dev,
|
|
unsigned long idx)
|
|
{
|
|
struct hi6220_reset_data *data = to_reset_data(rc_dev);
|
|
struct regmap *regmap = data->regmap;
|
|
int ret;
|
|
|
|
ret = regmap_write(regmap, AO_SCTRL_SC_PW_RSTEN0, BIT(idx));
|
|
if (ret)
|
|
return ret;
|
|
|
|
ret = regmap_write(regmap, AO_SCTRL_SC_PW_ISOEN0, BIT(idx));
|
|
if (ret)
|
|
return ret;
|
|
|
|
ret = regmap_write(regmap, AO_SCTRL_SC_PW_CLKDIS0, BIT(idx));
|
|
return ret;
|
|
}
|
|
|
|
static int hi6220_ao_deassert(struct reset_controller_dev *rc_dev,
|
|
unsigned long idx)
|
|
{
|
|
struct hi6220_reset_data *data = to_reset_data(rc_dev);
|
|
struct regmap *regmap = data->regmap;
|
|
int ret;
|
|
|
|
/*
|
|
* It was suggested to disable isolation before enabling
|
|
* the clocks and deasserting reset, to avoid glitches.
|
|
* But this order is preserved to keep it matching the
|
|
* vendor code.
|
|
*/
|
|
ret = regmap_write(regmap, AO_SCTRL_SC_PW_RSTDIS0, BIT(idx));
|
|
if (ret)
|
|
return ret;
|
|
|
|
ret = regmap_write(regmap, AO_SCTRL_SC_PW_ISODIS0, BIT(idx));
|
|
if (ret)
|
|
return ret;
|
|
|
|
ret = regmap_write(regmap, AO_SCTRL_SC_PW_CLKEN0, BIT(idx));
|
|
return ret;
|
|
}
|
|
|
|
static const struct reset_control_ops hi6220_ao_reset_ops = {
|
|
.assert = hi6220_ao_assert,
|
|
.deassert = hi6220_ao_deassert,
|
|
};
|
|
|
|
static int hi6220_reset_probe(struct platform_device *pdev)
|
|
{
|
|
struct device_node *np = pdev->dev.of_node;
|
|
struct device *dev = &pdev->dev;
|
|
enum hi6220_reset_ctrl_type type;
|
|
struct hi6220_reset_data *data;
|
|
struct regmap *regmap;
|
|
|
|
data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
|
|
if (!data)
|
|
return -ENOMEM;
|
|
|
|
type = (enum hi6220_reset_ctrl_type)of_device_get_match_data(dev);
|
|
|
|
regmap = syscon_node_to_regmap(np);
|
|
if (IS_ERR(regmap)) {
|
|
dev_err(dev, "failed to get reset controller regmap\n");
|
|
return PTR_ERR(regmap);
|
|
}
|
|
|
|
data->regmap = regmap;
|
|
data->rc_dev.of_node = np;
|
|
if (type == MEDIA) {
|
|
data->rc_dev.ops = &hi6220_media_reset_ops;
|
|
data->rc_dev.nr_resets = MEDIA_MAX_INDEX;
|
|
} else if (type == PERIPHERAL) {
|
|
data->rc_dev.ops = &hi6220_peripheral_reset_ops;
|
|
data->rc_dev.nr_resets = PERIPH_MAX_INDEX;
|
|
} else {
|
|
data->rc_dev.ops = &hi6220_ao_reset_ops;
|
|
data->rc_dev.nr_resets = AO_MAX_INDEX;
|
|
}
|
|
|
|
return reset_controller_register(&data->rc_dev);
|
|
}
|
|
|
|
static const struct of_device_id hi6220_reset_match[] = {
|
|
{
|
|
.compatible = "hisilicon,hi6220-sysctrl",
|
|
.data = (void *)PERIPHERAL,
|
|
},
|
|
{
|
|
.compatible = "hisilicon,hi6220-mediactrl",
|
|
.data = (void *)MEDIA,
|
|
},
|
|
{
|
|
.compatible = "hisilicon,hi6220-aoctrl",
|
|
.data = (void *)AO,
|
|
},
|
|
{ /* sentinel */ },
|
|
};
|
|
MODULE_DEVICE_TABLE(of, hi6220_reset_match);
|
|
|
|
static struct platform_driver hi6220_reset_driver = {
|
|
.probe = hi6220_reset_probe,
|
|
.driver = {
|
|
.name = "reset-hi6220",
|
|
.of_match_table = hi6220_reset_match,
|
|
},
|
|
};
|
|
|
|
static int __init hi6220_reset_init(void)
|
|
{
|
|
return platform_driver_register(&hi6220_reset_driver);
|
|
}
|
|
|
|
postcore_initcall(hi6220_reset_init);
|
|
|
|
MODULE_LICENSE("GPL v2");
|