mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/herbert/cryptodev-2.6.git
synced 2026-04-19 20:13:49 -04:00
There are extra registers that need to be programmed to make the level 2 cache work on GP10B, such as the stream ID register that is used when an SMMU is used to translate memory addresses. Signed-off-by: Thierry Reding <treding@nvidia.com> Signed-off-by: Ben Skeggs <bskeggs@redhat.com>
10 lines
302 B
Makefile
10 lines
302 B
Makefile
# SPDX-License-Identifier: MIT
|
|
nvkm-y += nvkm/subdev/ltc/base.o
|
|
nvkm-y += nvkm/subdev/ltc/gf100.o
|
|
nvkm-y += nvkm/subdev/ltc/gk104.o
|
|
nvkm-y += nvkm/subdev/ltc/gm107.o
|
|
nvkm-y += nvkm/subdev/ltc/gm200.o
|
|
nvkm-y += nvkm/subdev/ltc/gp100.o
|
|
nvkm-y += nvkm/subdev/ltc/gp102.o
|
|
nvkm-y += nvkm/subdev/ltc/gp10b.o
|